## EE6601, Semester 2, 2018/19 School of Electrical and Electronic Engineering, NTU

## **Problem Set #2 (Interconnect)**

**(1)** 



- (a) Refer to Figure 1. Derive expressions for line resistance (R), line-to-substrate capacitance ( $C_S$ ), and line-to-wire capacitance ( $C_I$ ). Useful constants include  $K_{ox}$  oxide dielectric constant, and  $\varepsilon_o$  free space permittivity;
- (b) A 0.25  $\mu$ m metal line is 500  $\mu$ m long and it is on top of 0.5  $\mu$ m of SiO<sub>2</sub>. There are two more identical lines, one on each side. The line-to-line spacing is 0.25  $\mu$ m. The spacing is also filled with SiO<sub>2</sub>. You can neglect fringing effects. Calculate  $C_S$  and  $C_I$  for 0.40  $\mu$ m thick of Cu lines. Use  $K_{ox} = 3.9$  and  $\varepsilon_o = 8.85$  x  $10^{-14}$  F/cm:
- (c) In (b), the calculated capacitance values are under static condition. Often time, interconnects are under dynamic switching conditions. Using calculated values in (b), estimate the smallest and highest capacitance values of a wire;
- (d) To the first order, time delay in an interconnect line can be approximated as:

$$\tau = 0.89R_{total}.C_{total}$$

Using expressions from (a), derive an expression for *RC* time delay. You can ignore any fringing effects;

- (e) Show that if one follows an ideal scaling scheme, the *RC* time delay remains unchanged. State all assumptions. Suggest a strategy that is used to improve *RC* time delay of local interconnects;
- (f) Explain why contrary to analysis in (e), global interconnects are becoming slower as technology node scales;
- (g) Calculate the percentage increase in the interconnect RC delay according to derivation in (d) if the thicknesses H and  $x_{ox}$ , remain constant while the lateral dimensions W and  $L_S$  scale with (and equal)  $F_{min}$ . Assume  $F_{min}$  is decreased from 0.5 to 0.35  $\mu$ m and H and  $x_{ox}$  equal 0.5  $\mu$ m. Also assume that the interconnect length L remains constant.

**(2)** 



Figure 2: Resistivity of Cu and Al lines as a function of feature size. (Source: Saraswat, 2006)

- (a) Refer to Figure 2. Explain why resistivity increases as line width decreases. Also, explain the difference in resistivity behavior between lines with pure metal and those with barrier;
- (b) Some literature data has shown that below some critical line width (~ 30 nm), Al has lower resistance than Cu as shown in the cross-over point in Figure 2. You are a BEOL director in a wafer fab. What decision would you make regarding switching from Cu back to Al? Please justify your decision;
- (c) What are two reasons why the damascene process (single damascene version) might be used instead of the normal masked plasma etch process?
- (d) Under accelerated testing at 225 °C and a current density of 1 MA/cm<sup>2</sup>, the mean time to failure (MTF) of an Al(Cu) interconnect line is found to be 200 hrs. If n equals 2.0 and  $E_A$  equals 0.7 eV, what is the MTF at operating conditions of 80 °C and 0.15 MA/cm<sup>2</sup>? Other conditions remain unchanged. You can use: MTF  $\alpha$   $J^{-n}$ . exp( $E_A/kT$ ). [ $k = 1.38 \times 10^{-23}$  m<sup>2</sup> kg s<sup>-2</sup> K<sup>-1</sup>]
- (3) Using the cross-bridge Kelvin structure (slide 43, Lecture 3) with a 1  $\mu$ m  $\times$  1  $\mu$ m contact, it was found that for a current of 10  $\mu$ A through the contact, the voltage drop across the contact was measured to be 320  $\mu$ V. What is the specific contact resistivity for this contact?

| Silicide                | Resistivity      | Sintering   | nm of Si     | nm of resulting |
|-------------------------|------------------|-------------|--------------|-----------------|
|                         | $(\mu\Omega.cm)$ | Temperature | consumed per | silicide per nm |
|                         |                  | (°C)        | nm of metal  | of metal        |
| TiSi <sub>2</sub> (C54) | 13-16            | 700-900     | 2.27         | 2.51            |
| CoSi <sub>2</sub>       | 14-20            | 600-800     | 3.64         | 3.52            |
| NiSi                    | 14-20            | 400-600     | 1.83         | 2.34            |
| $WSi_2$                 | 30-70            | 1000        | 2.53         | 2.58            |

(4) For a certain technology node, the junction depth (before silicidation) is about 100 nm. If you want to leave 50 nm of Si after silicidation to ensure low leakage current, how much TiSi<sub>2</sub> is formed and how much Ti is needed if all is consumed?